Title :
Multi-TAP architecture for IP core testing and debugging on network-on-chip
Author :
Rajagopal, R.S. ; S., M. Nadi ; Ooi, C.Y. ; Marsono, M.N.
Author_Institution :
Fac. of Electr. Eng., Univ. Teknol. Malaysia, Johor Bahru, Malaysia
Abstract :
With the trend to deep-sub-micron (DSM) technology, the ability for post-fabrication testing has become a big concern for system-on-chip (SoC) designers. The testing problem of network-based SoCs is categorized into two major parts, intellectual property (IP) core testing and communication infrastructure testing. This paper presents an IP testing platform using multiple-test-access-port (multi-TAP) for mesh-based network-on-chip (NoC). In our approach, the TAP ports of IPs are connected together in a daisy chain. In addition, IEEE 1149.1 standard (JTAG) is used to connect TAPs of IPs to the external tester. The proposed platform provides comprehensive testing and debugging for each individual IP without incurring dependency to other IPs. The main advantage of the proposed platform is the ability to bypass the IPs which are not involved in the process of testing. Hence, It reduces the required number of clock cycles to send test vectors to the IP/IPs under test.
Keywords :
logic circuits; logic testing; microprocessor chips; network-on-chip; IEEE 1149.1 standard; IP core debugging; IP core testing; communication infrastructure testing; deep-submicron technology; intellectual property core testing; mesh-based network-on-chip; multiTAP architecture; multiple-test-access-port; network-based SoC; network-on-chip; post-fabrication testing; system-on-chip designers; Clocks; Computer architecture; Discrete Fourier transforms; IP networks; Registers; System-on-a-chip; Testing;
Conference_Titel :
TENCON 2011 - 2011 IEEE Region 10 Conference
Conference_Location :
Bali
Print_ISBN :
978-1-4577-0256-3
DOI :
10.1109/TENCON.2011.6129198