DocumentCode :
3008630
Title :
The design of a 1 V, 40 MHz, current-mode sample-and-hold circuit with 10-bit linearity
Author :
Sugimoto, Yusuhiro ; Imai, Shigeo
Author_Institution :
Dept. of Electr. & Electron. Eng., Chuo Univ., Tokyo, Japan
Volume :
2
fYear :
1999
fDate :
36342
Firstpage :
132
Abstract :
We designed a 1 V, 40 MHz current-mode sample-and-hold circuit with 10-bit linearity and simulated its circuit using the parameters from CMOS 0.6 μm low-threshold voltage (low Vth) transistors. A new current mirror circuit with low input impedance and low-voltage operational capability was developed. Feed-through errors generated by the sample switches were effectively canceled by the differential placement of switches at inputs of a differential amplifier. The boosted voltage was generated and applied to the gate of sample switches to make their on resistances low. The simulation resulted in a 1.9 mW power dissipation, 10-bit linearity error for an input signal frequency of 1 to 8 MHz, an input current of ±200 μA, a clock frequency of 40 MHz, and a supply voltage of 1 V
Keywords :
CMOS analogue integrated circuits; current mirrors; current-mode circuits; differential amplifiers; low-power electronics; sample and hold circuits; -200 to 200 muA; 0.6 micron; 1 V; 1 to 8 MHz; 1.9 mW; 10 bit; 40 MHz; CMOS; clock frequency; current mirror circuit; current-mode sample-and-hold circuit; differential amplifier; differential placement; feedthrough errors; input impedance; linearity; low-threshold voltage transistors; power dissipation; Circuit simulation; Clocks; Differential amplifiers; Frequency; Impedance; Linearity; Low voltage; Mirrors; Power dissipation; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.780636
Filename :
780636
Link To Document :
بازگشت