• DocumentCode
    3010141
  • Title

    A two-level metal fully planarized interconnect structure implemented on a 64 kb CMOS SRAM

  • Author

    Moy, D. ; Schadt, M. ; Hu, C.-K. ; Kaufman, F. ; Ray, A.K. ; Mazzeo, N. ; Baran, E. ; Pearson, D.J.

  • Author_Institution
    IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
  • fYear
    1989
  • fDate
    12-13 Jun 1989
  • Firstpage
    26
  • Lastpage
    32
  • Abstract
    Planarization of VLSI interconnect structures is recognized as a crucial element in advanced BEOL. A structure is presented which uses full oxide planarization before the first and second metal layers, W studs for contacts and interlevel vias, and Ti/Al(2.5%Cu)/Si metal lines patterned by reactive ion etching. This structure has been successfully implemented both on BEOL test sites and in device runs to fabricate a selectively scaled 0.5-μm-channel-length 64-kb high-performance CMOS SRAM chip. Electrical testing results show contact resistances and metal test site yields equal to or better than that achieved with metal lift-off processing. Functional testing of the 64-kb SRAM produced many chips with better than 90% yield, which is also equal to or better than that achieved with a nonplanarized lift-off process. Use of the M2 level in this chip design as a bit line strap reduced access time from 11 ns without M2 to roughly 6 ns with M2. No degradation of device characteristics due to the BEOL processing could be detected
  • Keywords
    CMOS integrated circuits; contact resistance; integrated circuit technology; integrated memory circuits; metallisation; random-access storage; 0.5 micron; 6 ns; 64 kbit; BEOL; CMOS SRAM; M2 level; Ti-AlCu-Si; VLSI interconnect structures; W studs; access time; bit line strap; channel length; contact resistances; contacts; electrical testing; full oxide planarization; functional testing; interlevel vias; metal lines; reactive ion etching; two-level metal fully planarized interconnect structure; Conductivity; Contacts; Dielectrics; Electromigration; Integrated circuit interconnections; Planarization; Random access memory; Testing; Very large scale integration; Wiring;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Multilevel Interconnection Conference, 1989. Proceedings., Sixth International IEEE
  • Conference_Location
    Santa Clara, CA
  • Type

    conf

  • DOI
    10.1109/VMIC.1989.78072
  • Filename
    78072