DocumentCode :
3012617
Title :
Subthreshold timing error detection performance analysis
Author :
Mäkipää, Jani ; Laulainen, Erkka ; Turnquist, Matthew J. ; Koskinen, Lauri
Author_Institution :
VTT Finnish Nat. Res. Centre, Espoo, Finland
fYear :
2010
fDate :
4-6 Oct. 2010
Firstpage :
121
Lastpage :
124
Abstract :
Timing error detection (TED) is a method in which setup timing errors are detected during run-time. When a violation is found, the system reacts on it to prevent error propagation. Incorporating TED circuits to a design introduces overhead. Thus, understanding how to efficiently implement TED with respect to the design constraints is a key issue. In this paper we compare energies of a conventional design to a TED design using different logic styles with different logic imbalances to investigate the energy difference between the designs in subthreshold operation region. TED mitigates variation problems introduced by using subthreshold operation, which is discussed. Using a 65 nm CMOS process, four different blocks have been simulated and analyzed, and subthreshold energy curves based on the forementioned are presented. The results indicate possibility for energy saving by utilizing TED.
Keywords :
logic circuits; logic design; timing circuits; CMOS process; TED design; energy saving; logic imbalances; logic styles; subthreshold operation region; subthreshold timing error detection performance analysis; Clocks; Delay; Energy consumption; Integrated circuit modeling; Latches; Logic gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Conference (BEC), 2010 12th Biennial Baltic
Conference_Location :
Tallinn
ISSN :
1736-3705
Print_ISBN :
978-1-4244-7356-4
Electronic_ISBN :
1736-3705
Type :
conf
DOI :
10.1109/BEC.2010.5631542
Filename :
5631542
Link To Document :
بازگشت