DocumentCode :
3012835
Title :
A multiprogrammed parallel architecture for digital signal processing
Author :
Li, Tao ; Nelson, Brent ; Flanagan, Kelly ; Read, Christopher
Author_Institution :
Brigham Young University, Provo, Utah
Volume :
12
fYear :
1987
fDate :
31868
Firstpage :
1390
Lastpage :
1393
Abstract :
A parallel architecture for DSP algorithms is presented along with a corresponding computation method known as address-directed computing. This approach overcomes the large amount of addressing overhead in conventional DSP programs, especially those coded in high level languages. The approach used is to decompose a computation into address and data streams. The address stream is computed using a set of n concurrently operating address processors. An architecture to implement this method is presented as well as an example of programming it.
Keywords :
Computer architecture; Concurrent computing; Data flow computing; Data processing; Data structures; Digital signal processing; High level languages; Parallel architectures; Parallel programming; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '87.
Type :
conf
DOI :
10.1109/ICASSP.1987.1169443
Filename :
1169443
Link To Document :
بازگشت