DocumentCode :
3012930
Title :
Conventional versus Vedic Mathematical Method for Hardware Implementation of a Multiplier
Author :
Mehta, Parth ; Gawali, Dhanashri
Author_Institution :
Dept. of Electron. & Telecommun., Maharashtra Acad. of Eng., Pune, India
fYear :
2009
fDate :
28-29 Dec. 2009
Firstpage :
640
Lastpage :
642
Abstract :
Aim of this paper is to compare and prove implementation of normal multiplication and Vedic multiplication (using Urdhva Tiryakbhyam Sutra) on digital hardware requires same number of multiplication and addition operations.It makes difference only for mental calculations. Few VHDL codes has been developed for this. All multipliers has been tested for 16 × 16 multiplications for comparison. Test vectors has been given through a text file. Implementation has been done for the Xilinx FPGA device, Virtex XCV 300 -6PQ240. Various multiplier implementations such as Array multiplier, Multiplier Macro, Vedic multiplier with full partitioning, Vedic multiplier using 4 bit macro, multiplier using 4 bit macro, fully Recursive Vedic multiplier, Vedic multiplier using 8 bit macro have been tested and compared for optimum area and speed.
Keywords :
digital arithmetic; field programmable gate arrays; hardware description languages; logic design; multiplying circuits; Urdhva Tiryakbhyam Sutra; VHDL codes; Vedic mathematical method; Vedic multiplication; Virtex XCV 300 -6PQ240; Xilinx FPGA device; array multiplier; conventional multiplication method; digital hardware implementation; multiplier implementations; multiplier macro; word length 4 bit; word length 8 bit; Circuits; Design engineering; Engineering education; Field programmable gate arrays; Hardware; Mathematics; Telecommunication computing; Telecommunication control; Testing; Visualization; Vedic mathematics; hardware multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Computing, Control, & Telecommunication Technologies, 2009. ACT '09. International Conference on
Conference_Location :
Trivandrum, Kerala
Print_ISBN :
978-1-4244-5321-4
Electronic_ISBN :
978-0-7695-3915-7
Type :
conf
DOI :
10.1109/ACT.2009.162
Filename :
5375917
Link To Document :
بازگشت