DocumentCode :
3012974
Title :
A simulation-based study for DRAM power reduction strategies in GPGPUs
Author :
Choi, Hyojin ; Hwang, Kyuyeon ; Ahn, Jaewoo ; Sung, Wonyong
Author_Institution :
Department of Electrical Engineering, Seoul National University, 599 Gwanak-ro, Gwanak-gu, 151-744 Korea
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
1343
Lastpage :
1346
Abstract :
General Purpose Graphics Processing Units (GPGPUs) operate many threads concurrently, however they demand large DRAM access because of small internal memory size assigned to each thread. As a result, the power consumption in DRAM components becomes increasingly significant. We have examined a few techniques that can reduce DRAM power consumption in GPGPUs. A GPGPU simulator supporting L2 cache is used for this study. The effects of changing the memory channel organization, DRAM clock frequency, row buffer management policy, open or closed, and the L2 cache memory system are studied. Not only the total DRAM energy consumption but also that due to each DRAM operation, such as active-precharge, burst, and background, are estimated. The examined DRAM power reduction techniques bring negligible execution time changes for solving compute-bound problems, but they result in 12–27% savings of DRAM power consumption.
Keywords :
Clocks; Energy consumption; Graphics processing unit; Memory management; Organizations; Power demand; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul, Korea (South)
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271490
Filename :
6271490
Link To Document :
بازگشت