• DocumentCode
    3012997
  • Title

    Cost-efficient decimal adder design in Quantum-dot cellular automata

  • Author

    Liu, Weiqiang ; Lu, Liang ; O´Neill, Máire ; Swartzlander, Earl E., Jr.

  • Author_Institution
    Institute of Electronics, Communications and Information Technology, Queen´´s University Belfast, BT3 9DT, UK
  • fYear
    2012
  • fDate
    20-23 May 2012
  • Firstpage
    1347
  • Lastpage
    1350
  • Abstract
    Applications that cannot tolerate the loss of accuracy that results from binary arithmetic demand hardware decimal arithmetic designs. Binary arithmetic in Quantum-dot cellular automata (QCA) technology has been extensively investigated in recent years. However, only limited attention has been paid to QCA decimal arithmetic. In this paper, two cost-efficient binary-coded decimal (BCD) adders are presented. One is based on the carry flow adder (CFA) using a conventional correction method. The other uses the carry look ahead (CLA) algorithm which is the first QCA CLA decimal adder proposed to date. Compared with previous designs, both decimal adders achieve better performance in terms of latency and overall cost. The proposed CFA-based BCD adder has the smallest area with the least number of cells. The proposed CLA-based BCD adder is the fastest with an increase in speed of over 60% when compared with the previous fastest decimal QCA adder. It also has the lowest overall cost with a reduction of over 90% when compared with the previous most cost-efficient design.
  • Keywords
    Adders; Automata; Clocks; Computers; Layout; Quantum dots; Simulation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
  • Conference_Location
    Seoul, Korea (South)
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4673-0218-0
  • Type

    conf

  • DOI
    10.1109/ISCAS.2012.6271491
  • Filename
    6271491