• DocumentCode
    3013535
  • Title

    A high-performance elliptic curve cryptographic processor over GF(p) with SPA resistance

  • Author

    Chung, Szu-Chi ; Lee, Jen-Wei ; Chang, Hsie-Chia ; Lee, Chen-Yi

  • Author_Institution
    Department of Electronics Engineering and Institute of Electronics, National Chiao Tung University, Hsinchu, Taiwan, R.O.C.
  • fYear
    2012
  • fDate
    20-23 May 2012
  • Firstpage
    1456
  • Lastpage
    1459
  • Abstract
    In order to support high speed application such as cloud computing, we propose a new elliptic curve cryptographic (ECC) processor architecture. The proposed processor includes a 3 pipelined-stage full-word Montgomery multiplier which requires much fewer execution cycles than that of previous methods. To reach real-time requirement, the time-cost pre-computation steps of Montgomery modular multiplication are achieved by hardware as well. Moreover, our proposed processor is resistant to the simple power analysis (SPA) attack by using the Montgomery ladder-based elliptic curve scalar multiplication (ECSM). Even the Montgomery ladder method inherently has operation overhead compared with traditional binary ECSM, both of hardware sharing and parallelization techniques are exploited to improve the hardware performance. Synthesized in TSMC 90nm CMOS technology, our proposed ECC processor performs a 256-bit ECSM in 120µs over prime field with 540K gate counts. This result is at least 25% better than relative works in terms of area-time (AT) product.
  • Keywords
    Algorithm design and analysis; Clocks; Computer architecture; Elliptic curve cryptography; Elliptic curves; Hardware; Resistance;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
  • Conference_Location
    Seoul, Korea (South)
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4673-0218-0
  • Type

    conf

  • DOI
    10.1109/ISCAS.2012.6271521
  • Filename
    6271521