Title :
Concurrent cell generation and mapping for CMOS logic circuits
Author :
Kanecko, M. ; Tian, Jialin
Author_Institution :
Sch. of Inf. Sci., Japan Adv. Inst. of Sci. & Technol., Ishikawa, Japan
Abstract :
The conventional technology mapping method is selecting cells from a limited standard library, and the performance of the resultant circuit deeply depends on the characteristics of the library. To realize detailed optimization not limited by an instance of cell library and to reduce the maintenance cost of standard cell libraries, a novel paradigm for technology mapping, in which cell generation and mapping can be executed concurrently, is considered. This paper shows an outline of a concurrent cell generation and mapping strategy, and proposes a method to map an input Boolean network into CMOS transistor network. The transduction in transistor level is introduced for cell generation and the Dynamic Programming is utilized for cell assignment
Keywords :
CMOS logic circuits; dynamic programming; logic CAD; Boolean network; CMOS logic circuits; CMOS transistor network; Dynamic Programming; cell assignment; cell generation; optimization; technology mapping; transistor level; CMOS logic circuits; CMOS technology; Character generation; Cost function; Design automation; Design optimization; Dynamic programming; Information science; Libraries; Postal services;
Conference_Titel :
Design Automation Conference, 1997. Proceedings of the ASP-DAC '97 Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
0-7803-3662-3
DOI :
10.1109/ASPDAC.1997.600134