• DocumentCode
    3014597
  • Title

    Reliable and low-power clock distribution using pre- and post-silicon delay adaptation in high-level synthesis

  • Author

    Inoue, Keisuke ; Kaneko, Mineo

  • Author_Institution
    School of Information Science, Japan Advanced Institute of Science and Technology (JAIST), 1-1 Asahidai, Nomi-shi, Ishikawa 923-1292, Japan
  • fYear
    2012
  • fDate
    20-23 May 2012
  • Firstpage
    1664
  • Lastpage
    1667
  • Abstract
    Moving into the era of nanoscale devices, reliable clock distribution becomes a challenging problem due to the growing impact of process variations. This paper deals with this difficulty, especially on implementing useful clock skew. One possible robust way is by using programmable delay elements (PDEs) since PDEs can be adjusted after fabrication. However, with this benefit, using PDEs takes large power cost. Based on the fact that the required clock skews are quite different, depending on registers, this paper proposes a register binding approach in high-level synthesis to minimize the number of PDEs for power reduction. A mixed integer linear programming is presented to formally draw up the problem. Experiments achieve 49.4% reduction of PDEs, compared to conventional design.
  • Keywords
    Cascading style sheets; Clocks; Delay; Registers; Robustness;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
  • Conference_Location
    Seoul, Korea (South)
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4673-0218-0
  • Type

    conf

  • DOI
    10.1109/ISCAS.2012.6271577
  • Filename
    6271577