DocumentCode :
3014968
Title :
The electrical characteristics of high density arrays of silicon nanowire field-effect transistors: Dependence on wire spacing
Author :
Hye-Young Kim ; Kangho Lee ; Jae Woo Lee ; Sangwook Kim ; Gyu-Tae Kim ; Duesberg, G.S.
Author_Institution :
Centre for Res. on Adaptive Nanostruct. & Nanodevices (CRANN), Trinity Coll. Dublin, Dublin, Ireland
fYear :
2013
fDate :
5-8 Aug. 2013
Firstpage :
384
Lastpage :
388
Abstract :
Since the introduction of silicon nanowire field-effect transistors (SiNW FETs) as a new technology for highly integrated circuits, their scaling behavior has been of crucial importance for the continuation of Moore´s law. To date most studies have been of a theoretical nature, as small wire spacing is difficult to achieve experimentally. Here we successfully fabricated and investigated arrays of sub 20 nm SiNW FETs with wire spacing as small as 30 nm for the first time. The channels are contacted using global buried Si electrodes. Using the wafer as the back gate an investigation of the electrical performance of an array of SiNW FETs was undertaken. These experimental observations are supported by simulations using FlexPED.
Keywords :
MOSFET; electrodes; field effect transistors; nanowires; FlexPED; Si; buried electrode; electrical characteristics; high density array; highly integrated circuit; silicon nanowire field effect transistor; wire spacing; Electrodes; Field effect transistors; Lithography; Logic gates; Resists; Silicon; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2013 13th IEEE Conference on
Conference_Location :
Beijing
ISSN :
1944-9399
Print_ISBN :
978-1-4799-0675-8
Type :
conf
DOI :
10.1109/NANO.2013.6720834
Filename :
6720834
Link To Document :
بازگشت