DocumentCode :
3017113
Title :
Techniques to increase the computational throughput of bit-serial architectures
Author :
Smith, Samuel ; McGregor, M. ; Denyer, P.
Author_Institution :
University of Edinburgh, Edinburgh, Scotland
Volume :
12
fYear :
1987
fDate :
6-9 April 1987
Firstpage :
543
Lastpage :
546
Abstract :
Three architectural techniques are reported, which accelerate bit-serial computation without compromising its favourable advantages. In essence these techniques rely on multi-wire representations of serial data - a step towards bit-parallelism. Interfacing techniques are developed to support the existence of domains of different throughput within a system, thereby enhancing the range of bandwidth-matching techniques available to the systems designer. These techniques also realise the potential to mix processing wordlengths within a serial-data system.
Keywords :
Buildings; Circuits; Clocks; Computer architecture; Costs; Latches; Logic; Registers; Throughput; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '87.
Conference_Location :
Dallas, TX, USA
Type :
conf
DOI :
10.1109/ICASSP.1987.1169696
Filename :
1169696
Link To Document :
بازگشت