DocumentCode :
3017708
Title :
Low Cost Delay Testing of Nanometer SoCs Using On-Chip Clocking and Test Compression
Author :
Nakamura, Hiroyuki ; Shirokane, Akio ; Nishizaki, Yoshihito ; Uzzaman, Anis ; Chickermane, Vivek ; Keller, Brion ; Ube, Tsutomu ; Terauchi, Yoshihiko
Author_Institution :
Kawasaki Microelectronics
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
156
Lastpage :
161
Abstract :
Testing at-speed delay defects is difficult on a speed constrained low cost tester. This paper describes the use of a clock chopper based onproduct clocking circuitry and interfaces to delay ATPG to achieve reliable test patterns. We also describe the test compression methods used to address the problem of increased test data volume due to delay tests. Data is presented on several industrial circuits to demonstrate the effectiveness of these DFT methods on nanometer designs. Our results show that a seamless combination of atspeed delay testing with compression can help to test the nanometer defects at a very competitive cost.
Keywords :
Automatic test pattern generation; Circuit faults; Circuit testing; Clocks; Costs; Delay; Nanoscale devices; System testing; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.75
Filename :
1575423
Link To Document :
بازگشت