DocumentCode :
3017747
Title :
A Statistical Approach to Area-Constrained Yield Enhancement for Pipelined Circuits under Parameter Variations
Author :
Datta, Animesh ; Bhunia, Swarup ; Mukhopadhyay, Saibal ; Roy, Kaushik
Author_Institution :
Purdue University
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
170
Lastpage :
175
Abstract :
Under inter- and intra-die parameter variations, delay of a pipelined circuit follows a statistical distribution. Hence, a pipelined circuit suffers yield loss with respect to violation of target delay constraint unless an overly pessimistic worst-case design approach is followed. We propose a statistical approach for pipeline design to enhance yield with respect to a target delay under an area budget. Right choice of the number of pipeline stages to enhance yield under an area constraint is addressed using simple statistical yield models. Next, individual stages are designed for maximizing yield under area constraint for the stages. Once the independently optimized stages are combined to form a pipeline, we propose a final global optimization step to improve pipeline yield with no area overhead, based on a concept of area borrowing. Optimization results show that, the proposed statistical design approach for pipeline improves the overall yield up to 12% over conventional design for equal area.
Keywords :
Control systems; Delay estimation; Design optimization; Frequency; Logic circuits; Pipeline processing; Random variables; Statistical distributions; Threshold voltage; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.16
Filename :
1575425
Link To Document :
بازگشت