DocumentCode :
3018201
Title :
A cascadable adaptive FIR filter VLSI IC
Author :
Borth, David E. ; Gerson, Ira A. ; Haug, John R.
Author_Institution :
Motorola Inc., Schaumburg, IL
Volume :
12
fYear :
1987
fDate :
31868
Firstpage :
515
Lastpage :
518
Abstract :
This paper describes the architecture and features of the Motorola DSP56200, an algorithm-specific cascadable digital signal processing peripheral designed to perform the computationally intensive tasks associated with FIR and adaptive FIR digital filtering applications. The DSP56200 is implemented in high performance, low power 1.5µm HCMOS technology and is available in a 28 pin DIP package. The on-chip computation unit includes a 97.5 ns 24×16-bit multiplier with a 40-bit accumulator, a 256×24-bit coefficient RAM, and a 256×16-bit data RAM. Three modes of operation allow the part to be used as a single FIR filter, a dual FIR filter, or a single adaptive FIR filter, with up to 256 taps/chip. In the adaptive FIR filter mode, the part performs the FIR filtering and LMS coefficient update operations for a single tap in 195 ns, permitting use of the part as a 19 kHz sampling rate, 256 tap adaptive FIR filter. Programmable DC tap, coefficient leakage, and adaptation coefficient parameters in the adaptive FIR mode allow the DSP56200 to be used in a wide variety of adaptive FIR filtering applications. The performance of the part in an echo canceller configuration will be presented. Typical applications of the part will also be described.
Keywords :
Adaptive filters; Application specific integrated circuits; Computer architecture; Digital integrated circuits; Digital signal processing; Filtering algorithms; Finite impulse response filter; Process design; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '87.
Type :
conf
DOI :
10.1109/ICASSP.1987.1169751
Filename :
1169751
Link To Document :
بازگشت