DocumentCode :
3018292
Title :
Register-transfer level deductive fault simulation using decision diagrams
Author :
Reinsalu, Uljana ; Raik, Jaan ; Ubar, Raimund
Author_Institution :
Dept. of Comput. Eng., Tallinn Univ. of Technol., Tallinn, Estonia
fYear :
2010
fDate :
4-6 Oct. 2010
Firstpage :
193
Lastpage :
196
Abstract :
The paper presents a deductive method for register-transfer level fault simulation on the system model of high-level decision diagrams. The method is based on the bit coverage fault model, which has been proven to have a good correspondence with gate-level structural faults. Experiments on ITC99 benchmark circuits have been carried out showing the feasibility of the proposed approach.
Keywords :
decision diagrams; fault simulation; sequential circuits; ITC99 benchmark circuits; bit coverage fault model; deductive method; gate-level structural faults; high-level decision diagrams; register-transfer level fault simulation; system model; Circuit faults; Computational modeling; Data models; Digital systems; Integrated circuit modeling; Logic gates; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Conference (BEC), 2010 12th Biennial Baltic
Conference_Location :
Tallinn
ISSN :
1736-3705
Print_ISBN :
978-1-4244-7356-4
Electronic_ISBN :
1736-3705
Type :
conf
DOI :
10.1109/BEC.2010.5631842
Filename :
5631842
Link To Document :
بازگشت