DocumentCode :
3018305
Title :
Pseudo-Parity Testing with Testable Design
Author :
Xu, Shiyi
Author_Institution :
Sch. of Comput. Eng. & Sci., Shanghai Univ., Shanghai University
fYear :
2005
fDate :
21-21 Dec. 2005
Firstpage :
354
Lastpage :
359
Abstract :
Traditionally, parity testing is one of the exhaustive testing techniques, which needs applying all possible input combinations without need of knowing the implementation of the circuits under test. The way seems to be less interesting to the test engineers in the past days, mainly due to the reasons of its low efficiency and time-consuming, which became a barrier as the number of input lines gets growing. However, in this paper, a new approach called pseudo-parity testing is presented to deal with the dilemma we are facing: The main idea of this work is just to change an exhaustive parity testing into a non-exhaustive one, referring to as pseudo-parity, and then followed by a pseudo-parity testable design to help realize the new way of pseudo-parity testing. The technique of pseudo-parity testing presented in this paper can now be used in testing for a large scale of combinational circuit. Experiment results are given to show its facility and usefulness
Keywords :
VLSI; combinational circuits; integrated circuit design; integrated circuit testing; combinational circuit; pseudo-parity testable design; pseudo-parity testing; test engineers; Automatic testing; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Feedback circuits; Large-scale systems; Parity check codes; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
Conference_Location :
Calcutta
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.92
Filename :
1575455
Link To Document :
بازگشت