DocumentCode :
3018333
Title :
A Test Cost Reduction Method by Test Response and Test Vector Overlapping for Full-Scan Test Architecture
Author :
Shinogi, Tsuyoshi ; Yamada, Hiroyuki ; Hayashi, Terumine ; Tsuruoka, Shinji ; Yoshikawa, Tomohiro
Author_Institution :
Mie University, Tsu, Mie, JAPAN
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
366
Lastpage :
371
Abstract :
To reduce the test application time and the test data volume in full-scan testing, various methods are proposed which utilize some additional built-in circuits dedicated for testing. In contrast, a previous method, called Reduced Scan Shift, does not utilize any additional built-in hardware. However, the method relies on scan chain flip-flop reordering, which is not always applicable. In this paper, we propose a test data sequence generation method for Reduced Scan Shift without scan chain flip-flop reordering. Our method fully utilizes justification technique and don´t-care bits in test vectors.
Keywords :
Circuit faults; Circuit testing; Computer architecture; Costs; Data engineering; Electronic equipment testing; Electronic mail; Flip-flops; Hardware; Large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.17
Filename :
1575457
Link To Document :
بازگشت