Title :
Arithmetic Test Strategy for FFT Processor
Author :
Xiao, Ji-Xue ; Chen, Guang-Ju ; Xie, Yong-le
Author_Institution :
University of Electronic Science and Technology of China
Abstract :
For Fast Fourier Transform (FFT) processors, this paper presents a novel pseudo-exhaustive test strategy, in which adders in FFT processor generate all the test patterns. The scheme can detect all combinational faults within every basic building cell of FFT processors. Because of the reuse of some building blocks such as adders and registers existing in FFT processor, and the regularity of the circuit structure, the test scheme can be implemented at-speed and in parallel without performance degradation and additional hardware overhead, and with minimal additional area overhead..
Keywords :
Adders; Arithmetic; Buildings; Circuit faults; Circuit testing; Electrical fault detection; Fast Fourier transforms; Fault detection; Registers; Test pattern generators;
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
Print_ISBN :
0-7695-2481-8
DOI :
10.1109/ATS.2005.25