DocumentCode :
3018730
Title :
An operation rearrangement technique for power optimization in VLIW instruction fetch
Author :
Shin, Dongkun ; Kim, Jihong ; Chang, Naehyuck
Author_Institution :
Sch. of Comput. Sci. & Eng., Seoul Nat. Univ., South Korea
fYear :
2001
fDate :
2001
Firstpage :
809
Abstract :
In VLIW machines where a single instruction contains multiple operations, the power consumption during instruction fetches varies significantly depending on how the operations are arranged within the instruction. In this paper we describe a post-pass operation rearrangement method that reduces the power consumption from the instruction-fetch datapath. The proposed method modifies operation placement orders within VLIW instructions so that the switching activity between successive instruction fetches is minimized. Our experiment shows that the switching activity can be reduced by 34% on average for benchmark programs
Keywords :
instruction sets; optimisation; parallel architectures; power consumption; processor scheduling; VLIW instruction fetch; instruction-fetch datapath; operation placement orders; operation rearrangement; power consumption; power optimization; switching activity; Capacitance; Computer aided instruction; Computer science; Encoding; Energy consumption; Lattices; Power engineering and energy; Processor scheduling; Shortest path problem; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2001. Conference and Exhibition 2001. Proceedings
Conference_Location :
Munich
ISSN :
1530-1591
Print_ISBN :
0-7695-0993-2
Type :
conf
DOI :
10.1109/DATE.2001.915137
Filename :
915137
Link To Document :
بازگشت