Title :
An analytical approach for sizing of heterogeneous multiprocessor flexible platforms for iterative demapping and channel decoding
Author :
Lapotre, Vianney ; Gogniat, Guy ; Diguet, Jean-Philippe ; Haddad, Sandro ; Baghdadi, Amer
Author_Institution :
Lab.-STICC, Univ. de Bretagne-Sud, Lorient, France
Abstract :
Flexible baseband receivers gain the interest of many research efforts to enable the design of future multi-modes multistandards terminals. A main challenge in this domain is to provide this flexibility with minimum overhead in terms of area, speed, and energy. In this regard, heterogeneous multiprocessor platforms are emerging as a promising implementation solution. However, the heterogeneity of such platforms makes it complex to find the required number of processors supporting a specific configuration (i.e. requirements level). This paper investigates, in this context, the significant optimization potential both at design-time and at run-time regarding the selection of the most appropriate hardware configuration of a multiprocessor platform for iterative demapping and channel decoding. A formal representation of the architectural solution space which allows designers to find the minimum hardware configuration is proposed. The proposed approach is illustrated through a flexible multi-ASIP hardware platform for iterative demapping and channel decoding.
Keywords :
channel coding; computer architecture; instruction sets; iterative decoding; multiprocessing systems; analytical heterogeneous multiprocessor flexible platform sizing approach; channel decoding; design-time; flexible baseband receivers; flexible multiASIP hardware platform; formal representation; hardware configuration; iterative demapping; multimode multistandard terminals; multiprocessor platform; optimization potential; run-time; Computer architecture; Decoding; Equations; Iterative decoding; Program processors; Receivers; Throughput; ASIP; Design-time; Multiprocessor; Platform sizing; Run-time; Self-adaptation; Wireless multistandards receiver;
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4673-2919-4
DOI :
10.1109/ReConFig.2012.6416728