DocumentCode :
3019323
Title :
A low-power dynamic comparator with time-domain bulk-driven offset cancellation
Author :
Lu, Junjie ; Holleman, Jeremy
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Tennessee, Knoxville, TN, USA
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
2493
Lastpage :
2496
Abstract :
This paper presents a low-power dynamic comparator utilizing a novel time-domain bulk-driven offset cancellation scheme with minimal additional power consumption and delay. It uses an open loop dynamic phase detector to achieve very high precision. The circuit is designed in a 0.6-μm process. The simulation results show that the circuit consumes 540 nA current at 100 kHz clock frequency and the proposed offset cancellation scheme is able to reduce the input referred offset to within 25 μV from an initial value of 20 mV.
Keywords :
clocks; comparators (circuits); low-power electronics; phase detectors; time-domain analysis; clock frequency; current 540 nA; frequency 100 kHz; low-power dynamic comparator; open loop dynamic phase detector; power consumption; size 0.6 mum; time-domain bulk-driven offset cancellation; voltage 20 mV; voltage 25 muV; Capacitors; Charge pumps; Clocks; Delay; Latches; Power demand; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271807
Filename :
6271807
Link To Document :
بازگشت