DocumentCode :
3019572
Title :
Evaluating reconfigurable dataflow computing using the Himeno benchmark
Author :
Sato, Yuuki ; Inoguchi, Yasushi ; Luk, Wayne ; Nakamura, T.
Author_Institution :
Res. Center for Adv. Comput. Infrastruct., JAIST, Nomi, Japan
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
1
Lastpage :
7
Abstract :
Heterogeneous computing using FPGA accelerators is a promising approach to boost the performance of application programs within given power consumption. This paper focuses on optimizations targeting FPGA-based reconfigurable dataflow computing platform, and shows how they benefit an application. In order to evaluate them, we use the Himeno benchmark, which is a floating point computation kernel known to be bound by memory bandwidth. To understand the performance characteristics of the benchmark, we compare it with the current state-of-the-art implementation on GPUs. From the results, we find that our implementation with specialized dataflow pipelines outperforms the current state-of-the-art GPU implementations by making full use of memory locality.
Keywords :
data flow computing; field programmable gate arrays; floating point arithmetic; performance evaluation; reconfigurable architectures; FPGA accelerators; FPGA-based reconfigurable dataflow computing platform; Himeno benchmark; application programs; dataflow pipelines; floating point computation kernel; heterogeneous computing; memory bandwidth; memory locality; power consumption; reconfigurable dataflow computing evaluation; Bandwidth; Benchmark testing; Engines; Field programmable gate arrays; Kernel; Memory management; Optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4673-2919-4
Type :
conf
DOI :
10.1109/ReConFig.2012.6416746
Filename :
6416746
Link To Document :
بازگشت