DocumentCode :
3019877
Title :
A low power configurable SoC for simulating delay-based audio effects
Author :
Ling Liu ; Bar, J. ; Friedrich, Felice ; Gutknecht, J. ; Shiao-Li Tsao
Author_Institution :
Comput. Syst. Inst., ETH Zurich, Zürich, Switzerland
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
The rapid growth in the capability of modern FPGA devices allows developers to build a complete system on a single chip. These types of FPGA-based SoC (System-On-a-Chip) can normally achieve reduced system power, cost and size, and at the same time offer users a great deal of flexibility. The development of such SoCs normally starts from using a hardware/software co-design methodology in order to partition system tasks into computation-intensive and flexibility-demanding parts. Then, dedicated hardware and software will be implemented to realize these two parts. This paper presents an example which demonstrates the result of applying the hardware/software co-design methodology, a power efficient and performance reliable system architecture for realizing audio delay effects. Compared to similar implementations, our system architecture can save 40% of dynamic power consumption while offering the same data throughput and user flexibility.
Keywords :
audio equipment; computer architecture; delay circuits; field programmable gate arrays; hardware-software codesign; low-power electronics; performance evaluation; power aware computing; reliability; system-on-chip; FPGA-based SoC; audio delay effects; cost reduction; data throughput; delay-based audio effect simulation; dynamic power consumption reduction; hardware software codesign; low power configurable SoC; performance reliability; power efficient system architecture; power saving; system power reduction; system size reduction; system-on-a-chip; user flexibility; Clocks; Field programmable gate arrays; Hardware; Power demand; Reverberation; Software; Transmission line measurements; FPGA; delay-based audio effects; hardware / software co-design; low-power SoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4673-2919-4
Type :
conf
DOI :
10.1109/ReConFig.2012.6416759
Filename :
6416759
Link To Document :
بازگشت