DocumentCode :
3020038
Title :
Efficient network for non-binary QC-LDPC decoder
Author :
Zhang, Chuan ; Sha, Jin
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
2617
Lastpage :
2620
Abstract :
This paper presents approaches to develop efficient network for non-binary quasi-cyclic LDPC (QC-LDPC) decoders. By exploiting the intrinsic shifting and symmetry properties of the check matrices, significant reduction of memory size and routing complexity can be achieved. Two different efficient network architectures for Class-I and Class-II non-binary QC-LDPC decoders have been proposed, respectively. Comparison results have shown that for the code of the 64-ary (1260, 630) rate-0.5 Class-I code, the proposed scheme can save more than 70.6% hardware required by shuffle network than the state-of-the-art designs. The proposed decoder example for the 32-ary (992, 496) rate-0.5 Class-II code can achieve a 93.8% shuffle network reduction compared with the conventional ones. Meanwhile, based on the similarity of Class-I and Class-II codes, similar shuffle network is further developed to incorporate both classes of codes at a very low cost.
Keywords :
data reduction; decoding; parity check codes; 6nonbinary quasicyclic LDPC decoders; Class-I nonbinary QC-LDPC decoders; Class-II nonbinary QC-LDPC decoders; intrinsic shifting; memory size reduction; routing complexity; shuffle network reduction; Complexity theory; Decoding; Geometry; Hardware; Indexes; Iterative decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271842
Filename :
6271842
Link To Document :
بازگشت