DocumentCode :
3020159
Title :
High Level - Application Analysis Techniques & Architectures - To Explore Design possibilities for Reduced Reconfiguration Area Overheads in FPGAs executing Compute Intensive Applications
Author :
Aravind, Dasu ; Sudarsanam, Aravind
Author_Institution :
Dept. of Electr. & Comput. Eng., Utah State Univ., Logan, UT, USA
fYear :
2005
fDate :
04-08 April 2005
Abstract :
This paper proposes a novel common subgraph extraction algorithm which aims to minimize the total number of gates (reconfiguration area overhead) involved in implementing compute-intensive scientific and media applications using reconfigurable architectures. Motivation behind the proposed research is illustrated using an example from Biochemical Algorithms Library (BALL). The design of novel context adaptable architectures to implement common subgraphs is also proposed with an example from the video warping functions of the MPEG-4 standard. Three different models of mapping such architectures onto hybrid/pure FPGA systems are proposed. Estimates obtained by applying these techniques and architectures for various media and scientific functions are shown.
Keywords :
circuit complexity; field programmable gate arrays; logic gates; reconfigurable architectures; Biochemical Algorithms Library; FPGA; MPEG-4 standard; reconfigurable architecture; reconfiguration area overhead; subgraph extraction algorithm; video warping function; Algorithm design and analysis; Application software; Arithmetic; Computer applications; Computer architecture; Data mining; Design methodology; Field programmable gate arrays; Hardware; Libraries;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2005. Proceedings. 19th IEEE International
Print_ISBN :
0-7695-2312-9
Type :
conf
DOI :
10.1109/IPDPS.2005.242
Filename :
1420017
Link To Document :
بازگشت