DocumentCode :
3020257
Title :
Scale- and rotation- invariant feature detectors on Cellular Processor Arrays
Author :
Fernández, N.A. ; Brea, V.M. ; Suárez, M. ; Cabello, D.
Author_Institution :
Centro de Investig. en Tecnol. de la Informacion, Univ. of Santiago de Compostela, Santiago de Compostela, Spain
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
2657
Lastpage :
2660
Abstract :
This paper assesses the implementation of scale-and rotation-invariant feature detectors on Cellular Processor Arrays (CPA). Scale- and rotation-invariant feature detectors are complex image processing algorithms with a high computational burden in the low-level image processing stage due to large-neighborhood convolution-type operations. Such operations are used to generate the so-called scale-space. This paper outlines different options to provide the scale space in the Scale Invariant Feature Transform (SIFT) and the Speeded-Up Robust Features (SURF) algorithms on CPAs with pixel-per-processor assignment. The paper shows that it is feasible to do this even with a reduced set of inter-processor communications within acceptable time limits on existing CPAs.
Keywords :
feature extraction; image processing; microprocessor chips; transforms; SIFT; SURF algorithms; cellular processor arrays; complex image processing algorithms; inter-processor communications; large-neighborhood convolution-type operations; low-level image processing stage; pixel-per-processor assignment; rotation-invariant feature detectors; scale invariant feature transform; scale-invariant feature detectors; scale-space; speeded-up robust features algorithms; time limits; Detectors; Feature extraction; Image resolution; Kernel; Parallel processing; Proposals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271853
Filename :
6271853
Link To Document :
بازگشت