DocumentCode :
3020358
Title :
Hardware implementation of an SAD based stereo vision algorithm
Author :
Ambrosch, Kristian ; Humenberger, Martin ; Kubinger, Wilfried ; Steininger, Andreas
Author_Institution :
Austrian Res. Centers GmbH -ARC, Vienna
fYear :
2007
fDate :
17-22 June 2007
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents the hardware implementation of a stereo vision core algorithm, that runs in real-time and is targeted at automotive applications. The algorithm is based on the sum of absolute differences (SAD) and computes the disparity map using 320 times 240 input images with a maximum disparity of 100 pixels. The hardware operates at a frequency of 65 MHz and achieves a frame rate of 425 fps by calculating the data highly parallel and pipelined. Thus an implemented and basically optimized software solution, running on an Intel Pentium 4 with 3 GHz clock frequency is 166 times outperformed.
Keywords :
computer vision; stereo image processing; SAD based stereo vision algorithm; hardware implementation; stereo vision core algorithm; sum of absolute differences; Application specific integrated circuits; Automotive applications; Automotive engineering; Costs; Field programmable gate arrays; Hardware; Pixel; Radar; Signal processing algorithms; Stereo vision;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Vision and Pattern Recognition, 2007. CVPR '07. IEEE Conference on
Conference_Location :
Minneapolis, MN
ISSN :
1063-6919
Print_ISBN :
1-4244-1179-3
Electronic_ISBN :
1063-6919
Type :
conf
DOI :
10.1109/CVPR.2007.383417
Filename :
4270415
Link To Document :
بازگشت