DocumentCode :
3020542
Title :
A compact layout technique for reducing switching current effects in high speed circuits
Author :
Montiel-Nelson, J.A. ; De Armas ; Sarmiento, R. ; NúÑez, A.
Author_Institution :
Res. Inst. for Appl. Microelectron., Univ. of Las Palmas de Gran Canaria, Spain
fYear :
2001
fDate :
2001
Firstpage :
223
Lastpage :
228
Abstract :
A full-custom layout style and its cell model are presented. Its power supply and ground rails distribution is not only of very low self-inductance, but it is also independent of cell dimensions. Cell layouts following the proposed model reduce greatly switching current effects at high frequency. The underlying cell architecture is regular and suitable to design automation without sacrificing any advantages of the full-custom design. Layout channel density of a subset of MCNC´91 two-level circuit benchmarks have been obtained. Comparisons demonstrate that the layout of combinational circuits in the high speed cell model are compact and minimize the routing area. A cell compiler has been used as a cell library builder and it is embedded in a random logic macrocell and an iterative logic array generator. It is shown that the cell and macrocell compiler generates complex and compact layouts. The technique is demonstrated for GaAs processes up to 4 GHz, but it can be directly applied to deep submicron CMOS processes as well
Keywords :
CMOS logic circuits; application specific integrated circuits; cellular arrays; circuit layout CAD; combinational circuits; high-speed integrated circuits; integrated circuit layout; logic CAD; logic arrays; network routing; 0 to 4 GHz; GaAs processes; MCNC´91 two-level circuit benchmarks; cell compiler; cell dimensions; cell model; channel density; combinational circuits; compact layout technique; deep submicron CMOS processes; design automation; full-custom layout style; ground rails distribution; high speed circuits; iterative logic array generator; random logic macrocell; routing area; self-inductance; switching current effects; CMOS logic circuits; Combinational circuits; Design automation; Frequency; Libraries; Logic arrays; Macrocell networks; Power supplies; Rails; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
Type :
conf
DOI :
10.1109/ISQED.2001.915231
Filename :
915231
Link To Document :
بازگشت