DocumentCode :
3020731
Title :
Constructive floorplanning with a yield objective
Author :
Prasad, Rajnish ; Koren, Israel
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
fYear :
2001
fDate :
2001
Firstpage :
261
Lastpage :
266
Abstract :
The ability to improve the yield of integrated circuits through layout modification has been recognized, and several techniques for yield enhanced routing and compaction have been developed. Still, yield issues are rarely a factor in the choice of the floorplan mainly due to the tendency to focus on the more important timing and area objectives. Consequently, floorplanning tools have been developed with only these primary objectives in mind. We show in this paper that it is possible to generate a better floorplan with respect to yield with very little penalty in the main objectives. We describe a constructive floorplanning approach which is based on analytical techniques and produces near optimal floorplans in terms of area utilization, wiring length and yield
Keywords :
integrated circuit layout; integrated circuit modelling; integrated circuit yield; analytical model; compaction; floorplanning algorithm; hierarchical design; integrated circuit layout; routing; yield; Area measurement; Compaction; Electronic mail; Integrated circuit layout; Integrated circuit yield; Length measurement; Routing; Semiconductor device measurement; Timing; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
Type :
conf
DOI :
10.1109/ISQED.2001.915240
Filename :
915240
Link To Document :
بازگشت