DocumentCode :
3020855
Title :
Buffer-architecture exploration for routers in a hierarchical network-on-chip
Author :
Zimmer, Heiko ; Zink, Stefan ; Hollstein, Thomas ; Glesner, Manfred
Author_Institution :
Inst. of Microelectron. Syst., Darmstadt Univ. of Technol., Germany
fYear :
2005
fDate :
4-8 April 2005
Abstract :
This paper explores efficient buffer architectures for top-level mesh routers in HiNoC, a hierarchical network-on-chip. Multiple approaches to buffering are discussed and a size-performance comparison of synthesis results is performed. Among the possible buffer architectures, output buffering and middle buffering are examined carefully by evaluating the impact of variations in significant parameters on the router´s overall area. This is done by synthesizing a generic design onto a FPGA. Eventually, middle buffering is identified as best buffer architecture and the influence of the aforementioned parameters on the area requirements is formalized.
Keywords :
buffer storage; field programmable gate arrays; logic design; network routing; reconfigurable architectures; system-on-chip; FPGA; HiNoC; buffer architectures; hierarchical network-on-chip; mesh routers; Clocks; Field programmable gate arrays; Integrated circuit interconnections; Intelligent networks; Microelectronics; Network synthesis; Network-on-a-chip; Routing; Signal synthesis; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2005. Proceedings. 19th IEEE International
Print_ISBN :
0-7695-2312-9
Type :
conf
DOI :
10.1109/IPDPS.2005.132
Filename :
1420043
Link To Document :
بازگشت