Title :
Online Detection and Diagnosis of Multiple Configuration Upsets in LUTs of SRAM-Based FPGAs
Author :
Reddy, E. Syam Sundar ; Chandrasekhar, Vikram ; Sashikanth, M. ; Kamakoti, V. ; Vijaykrishnan, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Chennai, India
Abstract :
This paper proposes a new CLB architecture for FPGAs and associated online testing and reconfiguration techniques that detect configuration upsets in the LUTs of SRAMbased FPGAs and correct them using partial reconfiguration. These configuration upsets may either be Single Event Upsets(SEUs) or even Multiple Configuration Upsets. Any error in a CLB is detected with a latency of just 16 clock cycles and the erros are diagnosed by propagating them to a single output port by a chain-like shift register. The proposed CLB architectures requires only 2 additional SRAM configuration bits per LUT for a Xilinx Virtex II architecture. This is extremely low when compared to the 16 additional SRAM configuration bits required by CLB architectures used to implement standard DWC techniques for detecting configuration upsets in LUTs.
Keywords :
SRAM chips; error detection; fault diagnosis; fault tolerant computing; field programmable gate arrays; reconfigurable architectures; shift registers; CLB architecture; LUT; SRAM-based FPGA; Xilinx Virtex II architecture; multiple configuration upsets; online detection; reconfiguration techniques; shift register; single event upsets; Aerospace electronics; Circuit faults; Computer science; Delay; Field programmable gate arrays; Logic circuits; Random access memory; Reconfigurable logic; Table lookup; Testing;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2005. Proceedings. 19th IEEE International
Print_ISBN :
0-7695-2312-9
DOI :
10.1109/IPDPS.2005.308