Title :
Logic Verification of Product-Line Variant Requirements
Author :
Ripon, Shamim ; Hossain, Sk Jahir ; Azad, Keya ; Hassan, Mehdi
Author_Institution :
Dept. of Comput. Sci. & Eng., East West Univ., Dhaka, Bangladesh
Abstract :
Formal verification of variant requirements has gained much interest in the software product line (SPL) community. Feature diagrams are widely used to model product line variants. However, there is a lack of precisely defined formal notation for representing and verifying such models. This paper presents an approach to modeling and verifying SPL variant feature diagrams using first-order logic. It provides a precise and rigorous formal interpretation of the feature diagrams. Logical expressions can be built by modeling variants and their dependencies by using propositional connectives. These expressions can then be validated by any suitable verification tool. A case study of a Computer Aided Dispatch (CAD) system variant feature model is presented to illustrate the verification process.
Keywords :
formal logic; formal verification; product development; software reusability; CAD; SPL variant feature diagram verification; computer aided dispatch system variant feature model; feature diagram formal interpretation; first-order logic; formal verification; logic verification; product-line variant requirements; propositional connectives; software product line community; Computational modeling; Computers; Design automation; Educational institutions; Software; Solid modeling; Feature Model; First order logic; Software Product line; modeling variants;
Conference_Titel :
Sofware Engineering and Applied Computing (ACSEAC), 2012 African Conference on
Conference_Location :
Gaborone
Print_ISBN :
978-0-7695-4909-5
DOI :
10.1109/ACSEAC.2012.14