Title :
Defect-oriented fault simulation and test generation in digital circuits
Author :
Kuzmicz, W. ; Pleskacz, W. ; Raik, J. ; Ubar, R.
Author_Institution :
Warsaw Univ. of Technol., Poland
Abstract :
A generalized approach is presented to fault simulation and test generation based on a uniform functional fault model for different system representation levels. The fault model allows one to represent the defects in components and defects in the communication network of components by the same technique. Physical defects are modeled as parameters in generalized differential equations. Solutions of these equations give the conditions at which defects are locally activated. The defect activation conditions are used as functional fault models for higher level fault simulation purposes. In such a way, the functional fault model can be regarded as an interface for mapping faults from one system level to another, helping to carry out hierarchical fault simulation and test generation in digital systems. A methodology is proposed which allows one to find the types of faults that may occur in a real circuit, to determine their probabilities, and to find the input test patterns that detect these faults. Experimental data of the hierarchical defect-oriented simulation for ISCAS´85 benchmarks are presented, which show that classical stuck-at fault based simulation and the test coverage calculation based on counting defects without considering defect probabilities may lead to a considerable overestimation of the result
Keywords :
CMOS digital integrated circuits; VLSI; automatic test pattern generation; differential equations; fault simulation; integrated circuit testing; logic testing; probability; CMOS digital circuits; defect activation conditions; defect probabilities; defect-oriented fault simulation; defect-oriented test generation; fault diagnosis; fault probabilities; generalized differential equations; hierarchical fault simulation; hierarchical test generation; higher level fault simulation; input test patterns; system representation levels; uniform functional fault model; Benchmark testing; Circuit faults; Circuit simulation; Circuit testing; Communication networks; Differential equations; Digital systems; Electrical fault detection; Fault detection; System testing;
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
DOI :
10.1109/ISQED.2001.915257