DocumentCode :
3022204
Title :
A pre-emphasis circuit design for high speed on-chip global interconnect
Author :
Jiang, Jian-Fei ; Sheng, Wei-Guang ; Mao, Zhi-gang ; He, Wei-feng
Author_Institution :
Sch. of Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
2941
Lastpage :
2944
Abstract :
On-chip global interconnects are speed and power bottleneck in state-of-the-art chips. Pre-emphasis technique is an efficient way to improve the performance of the global communication. This paper first performs delay analysis of a global wire to work with a pre-emphasis circuit in time domain. Based on the analysis, a new pre-emphasis circuit design is proposed. Simulation results show that the pre-emphasis circuit can increase the link bandwidth by more than 40% and 20% in capacitive and capacitive-resistive coupled 10mm global link respectively. The new pre-emphasis circuit design can be applied in high speed global communication.
Keywords :
integrated circuit design; integrated circuit interconnections; system-on-chip; time-domain analysis; SoC; capacitive-resistive coupling; high speed global communication; high speed on-chip global interconnect; link bandwidth; pre-emphasis circuit design; size 10 mm; time domain analysis; Band pass filters; Bandwidth; Couplings; Delay; Integrated circuit interconnections; Low pass filters; Wires; high speed; interconnect; on-chip; pre-emphasis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271933
Filename :
6271933
Link To Document :
بازگشت