Title :
Approaches to digital compensation of excess loop delay in continuous-time Delta-Sigma modulators using a scaled quantizer
Author :
Ding, Chongjun ; Zou, Liang ; Keller, Matthias ; Manoli, Yiannos
Author_Institution :
Dept. of Microsyst. Eng. - IMTEK, Univ. of Freiburg, Freiburg, Germany
Abstract :
In this paper, two new approaches to the digital compensation of excess loop delay in continuous-time Delta-Sigma modulators are presented. They are based on a shifting of the transfer characteristic of a scaled flash ADC used for the implementation of the quantizer. The first approach considers an adaptation of the reference voltage of the comparators while the second approach focuses on the implementation of additional comparators. Both approaches are verified by means of simulations performed on a Verilog-A model of a third-order continuous-time Delta-Sigma modulator while replacing the corresponding quantizers by means of transistor-level implementations.
Keywords :
analogue-digital conversion; delays; delta-sigma modulation; hardware description languages; Verilog-A model; analog-digital converters; continuous time delta-sigma modulator; digital compensation; excess loop delay; reference voltage; scaled flash ADC; scaled quantizer; transistor level implementation; Clocks; Modulation;
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-0218-0
DOI :
10.1109/ISCAS.2012.6271949