DocumentCode :
3022813
Title :
Low-power LDPC decoding based on iteration prediction
Author :
Zhang, Xinmiao ; Cai, Fang ; Shi, C. J Richard
Author_Institution :
Case Western Reserve Univ., Cleveland, OH, USA
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
3041
Lastpage :
3044
Abstract :
Low-density parity-check (LDPC) codes have very broad applications. Low-power LDPC decoder design is becoming increasingly important for wireless and other power-constraint systems. Compared to disabling or simplifying the decoder circuit, reducing the power supply voltage can bring more power reduction. Through predicting the number of iterations needed for convergence, this paper proposes to make full use of the time available for decoding and scale down the power supply voltage in the remaining decoding iterations. Novel iteration prediction schemes are developed. The proposed schemes require very small hardware overhead and do not lead to noticeable error-correcting performance loss. Compared to using the original supply voltage and powering off the decoder after convergence, the proposed schemes can bring 50% dynamic power reduction for an example LDPC code, and the power saving further increases with the signal-to-noise ratio.
Keywords :
decoding; error correction; low-power electronics; parity check codes; power supply circuits; decoder circuit; decoding iterations; error-correcting performance loss; iteration prediction; low-density parity-check codes; low-power LDPC decoder design; low-power LDPC decoding; power reduction; power supply voltage; power-constraint systems; wireless systems; Clocks; Decoding; Hardware; Iterative decoding; Power demand; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271960
Filename :
6271960
Link To Document :
بازگشت