DocumentCode :
3022955
Title :
Flexible IME instruction and its architecture for various fast ME algorithms
Author :
Kim, Tae Sun ; Bang, Ho Il ; Sunwoo, Myung Hoon
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
3057
Lastpage :
3060
Abstract :
This paper proposes Integer-pel Motion Estimation (IME) specific instructions and their hardware architecture for Motion Estimation Specific Instruction-set Processor (MESIP). With pattern information using the pixel distance, the proposed IME instruction efficiently supports fast search algorithms. The proposed MESIP has been verified by the Synopsys Processor Designer and implemented by the Design Compiler using the IBM 90nm process technology. The gate count is about 25.5K gates for each Processing Element Group (PEG) which has 128 SAD PEs. The total hardware size is about 453K gates and the operating frequency is 188MHz for 1080p@30frames in real time. MESIP can reduce the hardware size about 26% and the number of operation cycles about 18% compared with the prior version of MESIP and comparable to the existing ASICs.
Keywords :
digital signal processing chips; motion estimation; IBM process technology; Synopsys Processor Designer; design compiler; fast search algorithm; flexible IME instruction and its architecture for various fast ME algorithms; frequency 188 MHz; gate count; hardware architecture; integer-pel motion estimation; motion estimation specific instruction-set processor; pixel distance; processing element group; size 90 nm; Algorithm design and analysis; Computer architecture; Hardware; Motion estimation; Registers; Signal processing algorithms; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271965
Filename :
6271965
Link To Document :
بازگشت