• DocumentCode
    3024263
  • Title

    A standard-cell self-timed multiplier for energy and area critical synchronous systems

  • Author

    Killpack, Kip C. ; Mercer, Eric ; Meyers, C.J.

  • Author_Institution
    Dept. of Electr. Eng., Utah Univ., Salt Lake City, UT, USA
  • fYear
    2001
  • fDate
    2001
  • Firstpage
    188
  • Lastpage
    201
  • Abstract
    This paper describes the design of a standard-cell self-timed multiplier for use in energy and area critical synchronous systems. The area of this multiplier is bounded by N rather than N2 as seen in more traditional combinational parallel array designs, where N is the word size. Energy has a polynomial growth with word size, but has a coefficient that is much smaller than that seen in a combinational array design. Although the multiplier is self-timed, it can be embedded in a synchronous system appearing as a combinational element. This paper presents latency, area, and energy estimates for the multiplier implemented at various word sizes, and compares these numbers with a traditional combinational array multiplier. The self-timed multiplier uses 1/3 the energy and 1/7 the area of the combinational design for a 24-bit word size
  • Keywords
    cellular arrays; low-power electronics; multiplying circuits; 24 bit; area critical synchronous systems; combinational element; energy critical synchronous systems; latency; polynomial growth; standard-cell self-timed multiplier; word sizes; Auditory system; Batteries; Cities and towns; Clocks; Costs; Delay; Filters; Routing; Scheduling; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Advanced Research in VLSI, 2001. ARVLSI 2001. Proceedings. 2001 Conference on
  • Conference_Location
    Salt Lake City, UT
  • ISSN
    1522-869X
  • Print_ISBN
    0-7695-1038-8
  • Type

    conf

  • DOI
    10.1109/ARVLSI.2001.915560
  • Filename
    915560