DocumentCode :
302612
Title :
A new systolic architecture for fast DCT computation
Author :
Chang, Yu-Tai ; Wang, Chin-Liang ; Chang, Ching-Hsien
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
2
fYear :
1996
fDate :
12-15 May 1996
Firstpage :
485
Abstract :
This paper presents a fast algorithm along with its systolic array implementation for computing the 1-D N-point discrete cosine transform (DCT), where N is a power of two. The architecture requires log2 N multipliers and can evaluate one complete N-point DCT every N clock cycles. It possesses the features of regularity and modularity, and is thus well suited to VLSI implementation. As compared to existing systolic DCT architectures reaching the same throughput performance, the proposed one involves much less hardware complexity
Keywords :
VLSI; discrete cosine transforms; systolic arrays; 1-D N-point discrete cosine transform; DCT computation; VLSI; fast algorithm; log2N multipliers; modularity; regularity; systolic array; Computer architecture; Discrete cosine transforms; Equations; Hardware; Karhunen-Loeve transforms; Matrices; Signal processing algorithms; Systolic arrays; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.541752
Filename :
541752
Link To Document :
بازگشت