DocumentCode :
302630
Title :
Pipelined FIR filter architecture and increasing performance of decision-feedback equalizer
Author :
Lim, Il-Taek
Author_Institution :
LG Electron. Res. Center, Seocho-Gu Seoul, South Korea
Volume :
2
fYear :
1996
fDate :
12-15 May 1996
Firstpage :
564
Abstract :
In this paper, we first present a procedure to efficiently use Booth-encoding-based input decomposition scheme for FIR filter implementations. We also show that the high-order/high-speed FIR filter architectures usually have unavoidable pipelining delays, and that they add to the feedback loop delay of the decision-feedback equalizers. The added delay degrades the performance of the equalizer for strong near-ISI signals. Finally, we present a new decision-feedback equalizer architecture which functions perfectly even though strong near-ISI signals exist in the channel
Keywords :
FIR filters; circuit feedback; decision feedback equalisers; digital filters; high definition television; intersymbol interference; parallel architectures; pipeline processing; Booth-encoding-based input decomposition; decision-feedback equalizer; feedback loop delay; near-ISI signals; pipelined FIR filter architecture; pipelining delays; Added delay; Broadcasting; Clocks; Decision feedback equalizers; Degradation; Feedback loop; Finite impulse response filter; Hardware; Intersymbol interference; Pipeline processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.541787
Filename :
541787
Link To Document :
بازگشت