DocumentCode :
3026384
Title :
Accessing AHB bus using WISHBONE master in SoC design
Author :
Rani, Muhamad Khairol Ab ; Khalid, M.Z.
Author_Institution :
Integrated Circuit Dev., MIMOS Berhad, Kuala Lumpur, Malaysia
fYear :
2012
fDate :
19-21 Sept. 2012
Firstpage :
631
Lastpage :
635
Abstract :
An IP (Intellectual Property) based SoC (System-on-Chips) is getting popular among designers as it allows for a faster development cycle for SoC production. However, each IP may use different bus interface causing compatibility issues during design integration. A WISHBONE bus and an AHB (Advanced High Performance Bus) are among commonly used bus interfaces for many IP cores. This paper describes the conversion operation from WISHBONE Bus protocol into an AHB bus protocol. This is to allow an Open RISC Micro Controller Unit (ORMCU), a master device which uses WISHBONE bus protocols, to communicate and control all other devices (slaves) that use AHB bus protocols. The design is a WISHBONE-to-AHB Bridge, which consist of a WISHBONE slave and an AHB master inside one module. The simulation results confirm that the bridge is able to handle communication from a WISHBONE master in an AHB system.
Keywords :
industrial property; protocols; system-on-chip; AHB bus protocols; IP cores; SoC design; WISHBONE master; WISHBONE slave; advanced high performance bus; bus interface; design integration; intellectual property; system-on-chips; Bridges; Clocks; Data transfer; IP networks; Protocols; Reduced instruction set computing; System-on-a-chip; AHB Bus; IP; Open RISC; OpenCores; SoC; WISHBONE Bus; WISHBONE-to-AHB Bridge;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics (ICSE), 2012 10th IEEE International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4673-2395-6
Electronic_ISBN :
978-1-4673-2394-9
Type :
conf
DOI :
10.1109/SMElec.2012.6417224
Filename :
6417224
Link To Document :
بازگشت