Title :
Implementation of a highly scalable architecture for fast inversion of triangular matrices
Author :
Edman, Fredrik ; Öwall, Viktor
Author_Institution :
Dept. of Electroscience, Lund Univ., Sweden
Abstract :
In this paper, an FPGA implementation of a novel and highly scalable hardware architecture for fast inversion of triangular matrices is presented. An integral part of modem signal processing and communications applications involves manipulation of large matrices. Therefore, scalable and flexible hardware architectures are increasingly sought for. In this paper, the traditional triangular shaped array architecture with n(n+l)/2 communicating processors, with n being the number of inputs, is mapped to a linear structure with only n processors. The linear and the triangular shaped architectures are compared in aspect of area consumption, latencies, and maximum clocking speed. This paper also show that the linear array structure avoids drawbacks such as non-scalability, large area, and large power consumption. The implementation is based on a numerically stable recurrence algorithm, which has excellent properties for hardware implementation.
Keywords :
field programmable gate arrays; matrix inversion; numerical stability; parallel architectures; pipeline processing; FPGA implementation; fast inversion; highly scalable architecture; large matrices manipulation; linear structure; numerically stable recurrence algorithm; parallel structure; pipelined array; triangular matrices; triangular shaped array architecture; Array signal processing; Clocks; Computer architecture; Delay; Energy consumption; Hardware; Modems; Parallel processing; Signal processing algorithms; Throughput;
Conference_Titel :
Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003 10th IEEE International Conference on
Print_ISBN :
0-7803-8163-7
DOI :
10.1109/ICECS.2003.1301712