DocumentCode :
3027314
Title :
RNS encoding based folding ADC
Author :
Vun, C.H. ; Premkumar, A.B.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
814
Lastpage :
817
Abstract :
This paper presents a novel encoding scheme based on the residue number systems for folding ADC to enable highly efficient hardware implementation of high speed, high resolution ADC. The input analog signal is folded by multiple groups of zero-crossing based folding circuits of different folding factors corresponding to the moduli used for their implementation. Each group of folding circuits in turn contains multiple parallel zero-crossing based folding circuits of same folding factor, but with their outputs phase shifted with respect to one another such that their collective output bits pattern form a residue of the modulus of the group. Multiple groups of folding circuits with different moduli that are relatively prime to each other are then combined in parallel. When taken together, their digital outputs form residue digits of a relatively prime moduli set that allows unique representation of the input signal magnitude over a dynamic range that is equal to the product of the moduli used in the different groups in the ADC.
Keywords :
analogue-digital conversion; residue number systems; RNS encoding; analog signal; folding ADC; high resolution ADC; parallel zero-crossing based folding circuit; residue number system; Complexity theory; Decoding; Dynamic range; Encoding; Hardware; Interpolation; Signal resolution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6272165
Filename :
6272165
Link To Document :
بازگشت