DocumentCode :
3027516
Title :
Parallel reconfigurable computing and its application to hidden Markov model
Author :
Paul, A. ; Yung-Chuan Jiang ; Jechang Jeong
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
fYear :
2010
fDate :
4-6 Aug. 2010
Firstpage :
82
Lastpage :
91
Abstract :
Parallel processing techniques are increasingly found in reconfigurable computing, especially in digital signal processing (DSP) applications. In this paper, we design a parallel reconfigurable computing (PRC) architecture which consists of multiple dynamically reconfigurable computing units. The hidden Markov model (HMM) algorithm is mapped onto the PRC architecture. First, we construct a directed acyclic graph (DAG) to represent the HMM algorithms. A novel parallel partition approach is then proposed to map the HMM DAG onto the multiple DRC units in a PRC system. This partitioning algorithm is capable of design optimization of parallel processing reconfigurable systems for a given number of processing elements in different HHM states.
Keywords :
directed graphs; hidden Markov models; parallel processing; reconfigurable architectures; signal processing; digital signal processing applications; directed acyclic graph; hidden Markov model; parallel processing techniques; parallel reconfigurable computing; FPGA; HMM; parallel processors; partitioning algorithm; reconfigurable processing;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Frontier Computing. Theory, Technologies and Applications, 2010 IET International Conference on
Conference_Location :
Taichung
Type :
conf
DOI :
10.1049/cp.2010.0542
Filename :
5632286
Link To Document :
بازگشت