Title :
A high-throughput modular architecture for three-step search block matching motion estimation
Author :
Yeo, Hangu ; Hu, Yu Hen
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
Abstract :
The three-step hierarchical search block matching motion estimation algorithm has played an important role in low bit rate video coding because of its low computation complexity compared to the full search block matching motion estimation algorithm (FBMA). A modular architecture for the three-step hierarchical search BMA is presented, which features a throughput rate, as high as 1/N block per clock cycle, and a low memory bandwidth with random access on-chip local memory. Furthermore, 100% processor utilization has been achieved by using a method called pipeline interleaving. As such, this architecture offers a feasible solution for the Grand Alliance HDTV picture format with a large search range
Keywords :
digital signal processing chips; high definition television; image matching; modules; motion estimation; parallel algorithms; parallel architectures; pipeline processing; random-access storage; search problems; video coding; Grand Alliance HDTV picture format; block matching motion estimation algorithm; high throughput modular architecture; large search range; low bit rate video coding; low computation complexity; low memory bandwidth; parallel architecture; pipeline interleaving; processor utilization; random access on-chip local memory; three-step hierarchical search; throughput rate; Bandwidth; Bit rate; Clocks; Computer architecture; HDTV; Interleaved codes; Motion estimation; Pipelines; Throughput; Video coding;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1996. ICASSP-96. Conference Proceedings., 1996 IEEE International Conference on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3192-3
DOI :
10.1109/ICASSP.1996.547742