DocumentCode :
3029595
Title :
A unified delay model for CMOS logic styles
Author :
Shams, Maitham
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, Ont., Canada
Volume :
2
fYear :
2003
fDate :
14-17 Dec. 2003
Firstpage :
874
Abstract :
This paper presents a unified model for delay estimation in various CMOS logic styles including conventional, DCVSL, and PTL. It also introduces a simple expression for MOSFET saturation current and derives closed-form optimal transistor sizing formulas for minimizing the delay in each logic style. The paper demonstrates the use of these formulas for delay optimization in mixed logic-style CMOS circuits and reports the results. Mixing CMOS logic styles in a circuit has the potential of improving performance and reducing energy dissipation and area by taking advantage of the strong points in each logic style.
Keywords :
CMOS logic circuits; circuit optimisation; delay estimation; integrated circuit design; integrated circuit modelling; logic design; minimisation of switching nets; CMOS logic styles; MOSFET saturation current; closed-form optimal transistor sizing formulas; delay estimation; delay optimization; differential cascade voltage switch logic; mixed logic-style circuits; pass-transistor logic; reducing energy dissipation; unified delay model; CMOS logic circuits; Degradation; Delay estimation; Energy dissipation; MOS devices; MOSFET circuits; Mathematical programming; Semiconductor device modeling; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003 10th IEEE International Conference on
Print_ISBN :
0-7803-8163-7
Type :
conf
DOI :
10.1109/ICECS.2003.1301926
Filename :
1301926
Link To Document :
بازگشت