DocumentCode :
3030706
Title :
Overlay-aware interconnect yield modeling in double patterning lithography
Author :
Mirsaeedi, Minoo ; Anis, Mohab
Author_Institution :
ECE Dept., Univ. of Waterloo, Waterloo, ON, Canada
fYear :
2010
fDate :
2-4 June 2010
Firstpage :
138
Lastpage :
141
Abstract :
In double patterning lithography, overlay error between two patterning steps at the same layer results in critical dimensions variability. In order to optimize the yield loss due to overlay error, statistical design techniques should be applied since overlay error is segueing from a systematic error into a random one for technology nodes smaller than 45-nm. In this paper, the effects of overlay error on interconnect layers are studied and the interconnect yield in presence of overlay error is modeled. Next, a yield optimization method is proposed to improve the parametric and functional yields of interconnect layers. Experimental results show that parametric yield loss is more problematic in negative-tone DPL. Moreover, we show that different DFM techniques such as wire spreading are necessary to reach design constraints.
Keywords :
lithography; optimisation; statistical analysis; critical dimensions variability; double patterning lithography; negative-tone DPL; optimization; overlay error; overlay-aware interconnect yield modeling; statistical design; yield loss; Apertures; Capacitance; Costs; Design for manufacture; Design methodology; Design optimization; Lithography; Manufacturing; Optimization methods; Page description languages; DFM; Double patterning; overlay control; yield optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design and Technology (ICICDT), 2010 IEEE International Conference on
Conference_Location :
Grenoble
Print_ISBN :
978-1-4244-5773-1
Type :
conf
DOI :
10.1109/ICICDT.2010.5510275
Filename :
5510275
Link To Document :
بازگشت