Title :
Hierarchical Value Cache Encoding for Off-Chip Data Bus
Author :
Lin, Chung-Hsiang ; Yang, Chia-Lin ; King, Ku-Jei
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., National Taiwan Univ., Taipei
Abstract :
Off-chip data bus consumes a significant part of system power. Recent works use small caches (value cache) at each side of the off-chip data bus, and transmit cache indexes instead of data values to reduce bus switching activity. A larger VC has a higher VC hit rate, but it also incurs more switching activity on a VC hit. In this paper, we propose the hierarchical VC design concept that provides a good tradeoff between VC capacity and bus switching activity. Our experimental results show that the proposed hierarchical VC design reduces the off-chip data bus energy by 60.2%
Keywords :
cache storage; logic design; memory architecture; system buses; bus switching; data bus encoding; energy reduction; hierarchical value cache encoding; off-chip data bus; system power; Algorithm design and analysis; Computer science; Costs; Data engineering; Embedded system; Encoding; Energy consumption; Power measurement; Switches; Virtual colonoscopy; Algorithms; Data bus encoding; Design; Energy; Experimentation; Hierarchical value cache; Measurement; Performance;
Conference_Titel :
Low Power Electronics and Design, 2006. ISLPED'06. Proceedings of the 2006 International Symposium on
Conference_Location :
Tegernsee
Print_ISBN :
1-59593-462-6
DOI :
10.1109/LPE.2006.4271824